UDC 004.312.225.052

## doi: 10.32620/reks.2021.1.11

# S. TYURIN

Perm National Research Polytechnic University, Perm, Russia Perm State University, Perm, Russia

# HYPER REDUNDANCY FOR SUPER RELIABLE FPGAs

The subject of the research presented in the article is hyper-redundant elements and FPGA devices that can be used in highly reliable digital systems (HRDS). The current work develops hyper-reliable logic elements, memory elements, and buffer elements for HRDS based on FPGAs, their simulation, and reliability assessment. Objective: to develop fault-tolerant logical elements of LUT for one, two, and three variables. Develop fault-tolerant static random access memory, D - flip-flop, and buffer element. To do a simulation in NI Multisim to validate performance and estimate complexity and power consumption. Derive formulas for assessing the reliability of the developed elements and devices and build graphs of comparison with known methods of triple modular redundancy. Methods used the introduction of redundancy in transistor level, simulation methods in Multisim, mathematical estimations of transistor number, reliability calculations. The following results were obtained: when introducing redundancy at the transistor level and using series-parallel circuits, it is necessary to at least quadruple the number of transistors. Passive-fail-safe elements and devices have been developed that can withstand one, two, and three transistor failures (errors). An assessment of their effectiveness has been conducted, showing their preference over the majority reservation. Conclusions. The synthesis and analysis of passive-fault-tolerant circuits with an ocean of redundancy, which ensures the preservation of a logical function for a given number of failures (from one to three), have been conducted. The costs are more than to maintain functional completeness in the method previously proposed by the author, but they are worth it. Despite the significantly greater redundancy compared to majority redundancy, power consumption turned out to be lower with an insignificant increase in latency. The proposed hyper-fault-tolerant FPGAs are advisable to use in critical application systems when maintenance is impossible. In the future, it is advisable to consider the issue of redundancy at the transistor level using bridge circuits.

Keywords: LUT; Passive Fault-Tolerant Systems; Reliability; Redundancy.

### Introduction

Motivation. Highly reliable systems beginning Shannon, Von Neumann [1] and Avizienis articles [2] are one of the current areas of modern technology [3, 4]. For example, these are medical systems, military systems, control of nuclear power plants [5], aerospace systems. They are include Radiation Hardened by Design too [6-8]. Fault-Tolerant Systems (FTS) uses of structural, temporal or information redundancy to ensure the reliability. Passive FTS (PFTS) due to a very large redundancy (Modular Redundancy) produces fault masking [9]. An Active Fault-Tolerant Systems (AFTS) have less redundancy, but requires comparatively more diagnostic and reconfiguration time to switch out faulty elements and to switch in spare elements [9]. Deep Triple Modular Redundancy (TMR), i.e. k-layer TMR has a depth to single gate. Transistors cannot be tripled, although redundancy at the transistor level allows you to reach the very high Reliability, which can be called "Ocean of the Redundancy" [10]. Such redundancy is a variant of the so-called functionally complete tolerant elements [11], when the original logical function is preserved [12].

State of the art. FPGAs [13] are the most general element of the modern digital equipment in general and the base of the SoC (System-on-Chip), SiP (System-in-Package) in particular [14-16]. Impressive progress has been achieved in the field of logic implementation, the number of logic elements reaches tens of millions [17], new efficient Tri-Gate transistors have been created [18,19] and provide a completely new level of efficiency, including reliability. Despite the fact that FPGAs are vulnerable to radiation due to the large amount of RAM, they are used in highly reliable systems, for example, in Mars rovers. Triple Modular Redundancy is already used in re-programmable FPGAs [20]. FPGA-based instrumentation and control systems Safety Platform for Nuclear Power Plants, for example, represented [21]. FPGA Technology for the Multi-Version Safety described publication [22]. However, a qualitative leap in reliability has not happened, although he has already matured. It should be a multi-layered reliability system,

in which redundancy begins at the nanoscale [10-12]. **Goal and structure.** To design and investigate base FPGA's elements – LUTs (Look up Table), NOT gate, SRAM cell, Flip-Flop, 3-State Buffer with the redundancy at the transistor level. To compare the proposed solutions with tripling.

The structure of the article includes an analysis of the existing LUTs, the development of a fault-tolerant NOT gate, LUTs for one, two and three variables. Then author investigates Fault Tolerant Memory (RS Flip-Flop, SRAM, D Flip-Flop) and Buffers. The article performs simulation and evaluation of the PFT FPGA's elements for the Hyper Reliable Systems (HRS) with "Ocean of the Redundancy" which may mark a new stage of FTS development following the "Sea of Gates" [23].

### LUT

LUT (Look up Table or Truth Table or Functional Generator) for the *n* variables how the base of a FPGA logic [24, 25] is a multiplexer (MUX)  $2^n - 1$ , which in other words is  $2^{n+1} - 2 = 2 \cdot (2^n - 1)$  n-MOS pass-transistor's tree. For example at *n*=1 we have – Fig.1



Figure 1. LUT-1: a) p-MOS pass transistor's tree 2<sup>i</sup> – MUX 2-1; b) *F*(0), *F*(1) – masks from configurations memory (CRAM); c) CMOS NOT Gate

The SRAM cells for storage F(0), F(1) themselves are not shown in Fig.1 Connecting two MUX 2-1 trees by third MUX 2-1 tree, we get LUT-2, as shown Fig. 2.



Figure 2. LUT-2;  $F(00)_2$ ,  $F(01)_2$ ,  $F(10)_2$ ,  $F(11)_2$  – CRAM masks

So we can set any from the  $2^{2^1} = 4$  functions F(X2X1) having four bit Configuration Read Only Memory (CRAM)  $F(00)_2$ ,  $F(01)_2$ ,  $F(10)_2$ ,  $F(11)_2$ . Similarly, we can get LUT-3 for F(X3X2X1) (Fig. 3).



Figure 3. LUT-3;  $F(000)_2, \dots F(111)_2 - CRAM$  masks

But LUT-4 for F(X4X3X2X1) according Mead-Conway rules [26] must include additional invertors (signal's level restorations blocks) and, of course, additional MUX 2-1 – Fig. 4.

Therefore, LUT-3 is the base block of the FPGAs logic. The complexity of LUT-n in the number of transistors with  $n \ll 4$  can be estimated by the expression (1):

$$L_n = 2^n \cdot 8 + 2^{n+1} + 4n. \tag{1}$$

Decomposing LUT-*n* an n-tree with *k* LUT,  $k \in \{1, 2, 3, 4\}, 8 \le n > = k$ , we get:

$$L_{n,k} = 2^{n} \cdot 8 + (2^{k+1} + 2k) \cdot 2^{n-k} + (2) + (2^{2^{n-k}} + 1 + 2^{n-k+1}) + 4n.$$
(2)

The obtained estimates can be used for the LUT-*n* reliability calculating.

#### **Fault Tolerant LUT**

Using Quadded transistors in CMOS NOT Gates, SRAM cells and in pass transistors, we obtain proposed Fault Tolerant LUT-1 – Fig. 5. Every transistor is redundant! We have in fact functional complete tolerant [11] expression  $xx \lor xx$  for n-CMOS transistors (else variant  $[x \lor x][x \lor x]$ ). Similarly for p-CMOS transistors NOT gates we can get  $\overline{xx \lor xx}$  and  $[\overline{x} \lor \overline{x}][\overline{x} \lor \overline{x}]$ .



Figure 4. LUT-4; *F*(0), ... *F*(15) – CRAM masks



Figure 5. Fault Tolerant LUT-1T

Any failure of any (only single) of the four transistors will not cause the entire group to fail. For example:  $xx \lor 1x = x; 0x \lor xx = x; xx \lor xx = x$ .

It is hyper reliability! The same redundancy is used in inverters (inside NOT gates). The time delay is doubled (the signal passes two transistors instead of one). Following this principle, we get LUT-2T, in which four transistors in a row – Fig. 6.



Figure 6. Proposed Fault Tolerant LUT-2T

Therefore, to implement LUT-3T, signal buffering is required by introducing additional recovery inverters – Fig. 7.

Thus (Fig. 5-7), for parrying the failure of one transistor in each group of the four transistors necessary four-fold redundancy. To parry the failures of any two transistors, nine-fold redundancy is necessary. Fig. 8 shows Fault Tolerant LUT-1T2.

However, the time delay is tripled. Fig. 9 shows Fault Tolerant LUT-1T3.

The time delay is quadrupled. It should be noted that such redundancy is similar in other elements of LUT (inverters –NOT gates and SRAM cells).

Further increasing of the redundancy violates the rules of Mead-Conway. It should be noted that such restrictions might be relaxed by using Tri-Gate transistors.



Figure 7. Fault Tolerant LUT-3T

For example on Fig. 8:  $xxx \lor xxx \lor 10x = x$ .



Figure 8. Fault Tolerant LUT-1T2 (expression  $xxx \lor xxx \lor xxx$  masks any failures of any two transistors)

For example on Fig. 9:  $xxxx \lor xxxx \lor 101x = x$ . Using LUT-1T2, LUT-1T3 we can designed LUT-2T2, LUT-2T3, LUT-3T2, LUT-3T3.



Figure 9. Fault Tolerant LUT-1T3 (expression  $xxxx \lor xxxx \lor xxxx$  masks any failures of any three transistors)

#### **Fault Tolerant Memory and Buffers**

Configurations memory (CRAM) contains sixtransistor SRAM cells – Fig. 10.

It is obvious that the restrictions of the Mead-Conway with the introduction of redundancy at the transistor level are observed. Each transistor of the SRAM cell (Fig. 10) is reserved accordantly Fig. 5. Analysis D Flip-Flop allows you to set the applicability of the above-described reservation – Fig. 11.



Figure 10. SRAM cell, B (R – reset), BN (S – set) – bit lines; WL – write line; Q, Q' – outputs



Figure 11. D Flip-Flop, "Master-Slave" latch; CLC – clock inputs; D – date input

Similarly, one can make sure that the Mead-Conway rules are observed and with the introduction redundancy to the buffer - Fig. 12.



Figure 12. 3-state buffer: E – enable input; D – data input

Similar technologies can be used to increase the reliability of connections in the FPGA, which are in many ways similar to LUT. Thus, the proposed redundancy can be implemented in all basic elements and devices of the FPGA.

## **Fault Tolerant Elements Simulation**

Circuit simulation is performed to confirm operability and assess current consumption and delay in the system NI Multisim (National Instruments Electronics Workbench Group). Dynamic and static models of the Invertor (CMOS NOT gate) with transistors redundancy (ideal model of the transistors), parrying any fault of the transistors, shows Fig. 13. In static proposed NOT gate perform true calculation: x=1, F(x)=0 (Fig. 13, a); x=0, F(x)=1 (Fig. 13, b). In dynamic waveform (Fig. 13, c) is correct, but the performance is slightly reduced, then of the usual NOT gate with two transistors (Fig. 1, c).

Proposed MUX 2-1 of the LUT-1T (free available Spice Model BSIM4.8, 65nm) shows Fig. 14, a. Q1,Q2,Q3,Q4 are the quadrupled transistor Q for the X input (Fig. 1, a), Q5,Q6,Q7,Q8 are the quadrupled transistor Q for the not X input (Fig. 1, a). Sram0, sram1 are the masks from configurations memory F(0), F(1)(Fig. 1, b). Out 0 (Fig. 14, a) – is the F(x) (Fig. 1, b). NOT Gate is not shown. Such quadrupled LUT-1 is compared with Triple Modular Redundancy LUT-1 (Fig. 14, b). ME – is Majority Voter, Majority Element with function  $x_1x_2 \lor x_1x_3 \lor x_2x_3$ ,  $x_1, x_2, x_3$  - outputs of the channels LUT1, LUT2, LUT3.

A comparison of the power consumption of the LUT-1T/LUT-1 TMR at 1 V Power Supply shows Fig. 14, c). Despite the larger number of transistors, LUT QR (Fig. 14, a) wins LUT TMR in power consumption, although one non-redundant LUT consumes significantly less than LUT TMR, LUT QR. Similar results were obtained for other supply voltages in range 0,2...5 V. Layout simulation in MicroWind (free version) also confirmed the results obtained in the system NI Multisim.

Fault Tolerant 3-State Buffer Simulation shows Fig. 15. Each transistor shown in Fig. 12 is quadrupled: NOT gate is consist of four p-MOS transistors and four n-MOS transistors (fault tolerant NOT gate on the Fig. 15). Data transistors are two n-MOS transistors 1,2 and two p-MOS transistors 3,4. Faults simulation is similar Fig.13 b.

Quad CMOS SRAM cell simulation shows Fig. 16. Proposed Fault tolerant SRAM cell has two Fault tolerant NOT gates1,2 (outputs Q,Q' on the Fig. 10) and two control n-MOS Fault tolerant transistors 1,2 (B,BN on the Fig.10). Faults simulation has confirmed the effectiveness of the proposed cell in comparison, for example, with DICE SRAM [7].

D Flip-Flop Simulation (Master block) shows Fig. 17. Each transistor shown in Fig. 17 is quadrupled too. The Slave block was simulated similarly.

Therefore, simulation confirms the correct operation of the FPGAs elements with "Ocean of the redundancy".

The proposed redundancy reduces performance and can be used at the level of individual devices, and maybe at the level of the entire FPGA, to arbitrate other, faster, but not redundant at the transistor level, devices. Hybrid redundancy is possible, for example, transistor redundancy is used for configuration RAM, as the least speed-critical FPGA device, and the rest of the blocks are tripled. It also makes sense to investigate such redundancy for buffer elements, and use channel-by-channel redundancy for memory and logic elements.

### **Fault Tolerant Elements Evaluation**

Redundancy on the transistors level does not required Majority Voters, so we can get parrying, for example, any fault of one transistors from four transistors for the each transistors – expression 3 (Weibull distribution [27]):



Figure 13. CMOS NOT gate with transistors redundancy simulation: a) x=1; F(x)=0; b) x=0; F(x)=1 at the faults of the transistors, which dedicated red rings; c) waveform of the dynamic simulation



Figure 14. Simulation of the LUT FPGA (n=1): a) LUT-1T; b) LUT -1 TMR; c) a comparison current of the LUT-1T – LUT QR (Quad Redundancy Fig. 5), LUT-1 TMR – LUT TMR at 1 V Power Supply



Figure 15. Fault Tolerant 3-State Buffer Simulation



Figure 16. Quad CMOS SRAM cell simulation



Figure 17. D Flip-Flop Simulation (Master block), Y1, Y2 - outputs, shown Fig.11

$$P(t)_{ft1} = [e^{-4 \cdot \lambda \cdot t^{\alpha}} + 4 \cdot e^{-3 \cdot \lambda \cdot t^{\alpha}} \cdot (3) \cdot (1 - e^{-\lambda \cdot t^{\alpha}})]^{n},$$

where n - is a complexity of the device in amount of the transistors,  $\alpha$  is a Weibull distribution coefficient  $1 \le \alpha \le 2$ ;  $\lambda$  is a failure rate of one transistor (1/hour), t - is an operation time in hours.

In common case parrying any faults one of the transistors from  $(v) from(v+1)^2$  we get formula (4)

$$P_{n/(v) from(v+1)^{2}}(t) =$$

$$= \left[\sum_{i=0}^{v} C_{(e+1)^{2}}^{i} \{e^{-[(e+1)^{2} - i] \cdot \lambda \cdot t^{\alpha}} \cdot (4) + (1 - e^{-\lambda \cdot t^{\alpha}})^{i}\}\right]^{n}.$$

Failure-free operation probability of the usual Triple Modular Redundancy system is described by expression (5):

$$P_{3} = (3 \cdot e^{-2 \cdot (n) \cdot \lambda \cdot t^{\alpha}} - 2 \cdot e^{-3 \cdot (n) \cdot \lambda \cdot t^{\alpha}}) \cdot e^{-(12) \cdot \lambda \cdot t^{\alpha}}.$$
(5)

This method is parrying only one fault in one of the three channels (or one of the power supply). Note that "12" is a complexity of the Majority Vote Circuit in amount of the transistors. With the Majority Voters tripling, we get formula (6):

$$P_{33} = (3 \cdot e^{-2 \cdot (n) \cdot \lambda \cdot t^{\alpha}} - 2 \cdot e^{-3 \cdot (n) \cdot \lambda \cdot t^{\alpha}}) \cdot (3 \cdot e^{-2 \cdot (12) \cdot \lambda \cdot t^{\alpha}} - 2 \cdot e^{-3 \cdot (12) \cdot \lambda \cdot t^{\alpha}}).$$
(6)

In this case is parrying of the failure in one of the three channels and in one of the Majority Voters (or one of the power supply too).

Then we can get from (4) formula (7) to parrying any three faults in sixteen transistors (v=2) – expression 7

$$P(t)_{ft2} = e^{-(9)\cdot\lambda\cdot t^{\alpha}} + 9\cdot e^{-8\cdot\lambda\cdot t^{\alpha}} (1 - e^{-1\cdot\lambda\cdot t^{\alpha}}) +$$

$$+36\cdot e^{-7\cdot\lambda\cdot t^{\alpha}} (1 - e^{-1\cdot\lambda\cdot t^{\alpha}})^{2}.$$
(7)

We can get from (4) parrying any three faults in sixteen transistors (v=2) – expression 8

$$P(t)_{ft3} = e^{-(16) \cdot \lambda \cdot t^{\alpha}} + 16 \cdot e^{-15 \cdot \lambda \cdot t^{\alpha}} (1 - e^{-\lambda \cdot t^{\alpha}}) +$$

$$+ 120 \cdot e^{-14 \cdot \lambda \cdot t^{\alpha}} (1 - e^{-\lambda \cdot t^{\alpha}})^{2} +$$

$$+ 560 \cdot e^{-13 \cdot \lambda \cdot t^{\alpha}} (1 - e^{-\lambda \cdot t^{\alpha}})^{3}.$$
(8)

A further increase in redundancy leads to a violation of the existing of the Mead-Conway rules, so we will not consider them. Let the failure-free operation probability of the n-transistors device equal  $e^{-n \cdot \lambda \cdot t^{\alpha}}$ . Failure-free operation probability curves (3), (5), (6) for different *n* shows Fig. 18. Calculations show the best failure-free operation probability of the proposed devices Pft1(t)(green lines, v=1) compared to the original circuit  $e^{-\lambda \cdot t^{\alpha}}$  (red line) and tripling  $P(t)_3$  (blue line)  $P(t)_{33}$ (black line). With a small number of transistors, triplication is impractical – Fig. 18, a,b. Failure-free operation probability curves (3), (5) - (8) for different *n* ) in the range of the probability 0.1-1 shows Fig. 19. We observe the best values Pft1(t) (green line), Pft2(t) ( purple line), Pft3(t) (light blue line) over the entire range of probabilities, as opposed to tripling – Fig. 19, a, b, c. It should be borne in mind that passive fault tolerance is considered here, therefore the time interval is relatively short (to 200 hours ), and the failure rate is very high  $(10^{-5} 1/h)$ , which corresponds to critical applications operating in harsh environments.



Figure 18. Failure-free operation probability curves of the n-transistors device  $e^{-\lambda t^{\alpha}}$ , device with TMR  $P(t)_{33}$ ,  $P(t)_3$ , device with "Ocean of the Redundancy" Pft1(t); ( $\alpha = 1,5; \lambda = 10^{-5}$ ): a) n=2 (CMOS NOT gate); b) n=6 (SRAM cell, 3-state buffer); c) n=22 (D-Flip-Flop)



Figure 19. Failure-free operation probability curves of the n-transistors device  $e^{-\lambda \cdot t^{\alpha}}$ , device with TMR  $P(t)_3 P(t)_{33}$ , device with "Ocean of the Redundancy"  $P(t)_{ft1}$ ,  $P(t)_{ft2}$ ,  $P(t)_{ft3}$  ( $\alpha = 1,5; \lambda = 10^{-5}$ ): a) n=22 (SRAM cell, 3-state buffer) in the range of the probability 0.8-1; b) n=22 (SRAM cell, 3-state buffer) in the range of the probability 0.1-1; c) n=92 (LUT-3) with SRAM cells; d) n=188; LUT-4 with SRAM cells

#### Conclusion

Therefore, the "Ocean of the Redundancy" allows you to get a higher failure-free operation probability than tripling (TMR), and over the entire time range. To parry any one fault in each transistor structure, fourfold redundancy is necessary. Ninefold redundancy is needed to achieve a more substantial probability of failure-free operation. An even bigger effect is given by the structure, which parries the failures of any three transistors, but it requires sixteen times redundancy. Design of the "Ocean of the Redundancy" systems must be take into account the necessary hardware costs and time delay.

It is also possible to additionally reserve transistor connections and duplicate the power supply. This approach can also be applied at the level of neural networks, which requires additional research. A comparison of the devices "Ocean of the Redundancy" and modular redundancy devices shows the preference first for energy consumption. In the future, we should consider redundancy directly in the topology of one transistor.

# References (GOST 7.1:2006)

1. Shannon, Claude E. Von Neumann's Contributions to automata theory [Electronic resource] / Claude E. Shannon. – Access mode: https://pdfs. semanticscholar.org/3903/d10dfccfe2c3e5bee9603644c 9ef2a45b9e7.pdf. – 18.11.2020.

2. Avizienis, A. Fault-Tolerance: The survival attribute of digital system [Text] / A. Avizienis // Proc. of the IEEE. – 1978. – Vol. 66, No. 10. – P. 1109 – 1125.

3. Siewiorek, Daniel P. Reliable computer systems: design and evaluation [Text] / Daniel P. Siewiorek, Robert S. Swarz. – Published by Digital Press, 1992. – 908 p. eBook ISBN: 9781483297439.

4. A Hybrid Fault-Tolerant Architecture for Highly Reliable Processing Cores [Text] / I. Wali, A. Virazel, A. Bosio et.al. // Journal of Electronic Testing: Theory and Applications (JETTA). – 2016. – No. 32. – P. 147-161. DOI: 10.1007/s10836-016-5578-0.

5. Kharchenko, V. Design and testing technique of FPGA-based critical systems. 2009 10th International Conference - The Experience of Designing and Application of CAD Systems in Microelectronics [Electronic resource] / V. Kharchenko, O. Siora, V. Sklyar. – Access mode: https://ieeexplore.ieee.org/ document/4839839. –28.12.2020.

6. Overview of Radiation Hardening Techniques for IC Design [Electronic resource]/ Fa-Xin Yu, Jia-Rui Liu, Zheng-Liang Huang, Hao Luo and Zhe-Ming Lu. – Access mode: https://scialert.net/fulltext/?doi=itj.2010. 1068.1080. – 10.11.2020.

7. Redant Steven. Low Power, Radiation Tolerant Microelectronics Design Techniques [Electronic resource] / Steven Redant, Emmanuel Liégeon // Radiation Hardening By Design. – Access mode: http://microelectronics.esa.int/mpd2004/DARE-ESA-MPD2004.pdf. – 15.11.2020.

8. Radiation-hardened space electronics enter the multi-core era [Electronic resource]. – Access mode: https://www.militaryaerospace.com/articles/print/volum e-28/issue-6/technology-focus/radiation-hardenedspace-electronics-enter-the-multi-core-era.html. –

16.11.2020.

9. Error Detection Or Correction Of The Data By Redundancy In Hardware (epo) Patents (Class 714/E11.054) [Electronic resource]. – Access mode: https://patents.justia.com/patents-by-us-classification /714/E11.054. – 07.12.2020.

10. Aiman, H. El-Maleh. Transistor-Level Defect Tolerant Digital System Design at the Nanoscale [Electronic resource] / Aiman H. El-Maleh, Ahmad Al-Yamani and Bashir M. Al-Hashimi. – Access mode: http://citeseerx.ist.psu.edu/viewdoc/download?doi=10.1 .1.474.3844&rep=rep1&type=pdf. – 05.12.2020. 11. Tyurin, S. F. Retention of functional completeness of Boolean functions under "failures" of the arguments [Text] / S. F. Tyurin // Automation and Remote Control. – 1999. – Vol. 60, Issue 9, Part 2. – P. 1360-1367.

12. Tyurin, S. A Quad CMOS gates checking method [Text] / S. Tyurin // International Journal of Computing. – 2019. – Volume 18, Issue 3. – P. 258-264

13. FPGA Architecture White Paper – Altera [Electronic resource]. – Access mode: https://www. altera.com/en\_US/pdfs/literature/wp/wp-01003.pdf. – 30.11.2020.

14. SoC FPGAs [Electronic resource]. – Access mode: https://www.intel.com/content/www/us/en/ products/programmable/soc.html. – 17.11.2020.

15. System in Package [Electronic resource]. – Access mode: https://amkor.com/technology/system-inpackage/. – 18.11.2020.

16. SiP Products [Electronic resource]. – Access mode: https://www.altera.com/products/sip/overview. html. – 11.12.2020.

17. Logic Array Blocks and Adaptive Logic Modules in Stratix III Devices [Electronic resource]. – Access mode: https://www.altera.com.cn/content/dam/ alterawww/global/zh\_CN/pdfs/literature/hb/stx3/stx3\_si ii51002.pdf. – 08.12.2020.

18. Kenny, Ryan. The Breakthrough Advantage for FPGAs with Tri-Gate Technology [Electronic resource] / Ryan Kenny, Jeff Watt. – Access mode: https://www. altera.com/en\_US/pdfs/literature/wp/wp-01201-fpgatri-gate-technology.pdf. – 12.11.2020.

19. Understanding How the New IntelHyperFlex FPGA Architecture Enables Next Generation High-Performance Systems [Electronic resource]. – Access mode: https://www.altera.com/products/fpga/stratixseries/stratix10/features.html#hyperflexarchitecture. – 24.11.2020.

20. Carl Carmichael. Triple Module Redundancy Design Techniques for Virtex FPGAs [Electronic resource]. – Access mode: https://www.xilinx.com/ support/documentation/application\_notes/xapp197.pdf. – 7.12.2020.

21. Sklyar, V. Safety-critical Certification of FPGAbased Platform against Requirements of U.S. Nuclear Regulatory Commission (NRC): Industrial Case Study [Electronic resource] / V. Sklyar. – Access mode: http://ceur-ws.org/Vol-1614/paper\_32.pdf. – 7.12.2020.

22. Application of the FPGA Technology for the Development of Multi-Version Safety-Critical NPP Instrumentation and Control Systems [Electronic resource] / A. Perepelitsyn, O. Illiashenko, V. Duzhyi, V. Kharchenko. – Access mode: https://nuclearjournal.com/index.php/journal/article/view/278. – 7.12.2020. 23. 1.6M Used Gates 0.35 µm CMOS Sea of Gates/ Embedded Array [Electronic resource]. – Access mode: http://pdf.eepw.com.cn/0/b2441f20b59d9a675bafe5db4c dceef5.pdf. – 29.12.2020.

24. Drozd, A. V. Use of Natural LUT Redundancy to Improve Trustworthiness of FPGA Design [Text] / A. V. Drozd, M. Drozd, M. Kuznietsov // CEUR Workshop Proceedings. – 2016. – Vol. 1614. – P. 322– 331.

25. Mehta, Nikil. An ultra-low-energy, variationtolerant FPGA architecture using component-specific mapping. Dissertation (Ph.D.), California Institute of Technology [Electronic resource] / Nikil Mehta. – Access mode: https://feeds.library.caltech.edu/people/Mehta-Nikil/. – 27.11.2020.

26. Mead, Carver A. Introduction to VLSI Systems [Electronic resource] / Carver A. Mead, Lynn A. Conway. – Access mode: http://ai.eecs.umich.edu/ people/conway/VLSI/VLSIText/PP-V2/V2.pdf. – 20.11.2020.

27. Weibull, W. A statistical distribution function of wide applicability [Electronic resource] / W. Weibull. – Access mode: https://pdfs.semanticscholar.org/88c3/ 7770028e7ed61180a34d6a837a9a4db3b264.pdf. – 18.11.2020.

### **References (BSI)**

1. Shannon, Claude E. Von Neumann's contributions to automata theory. Available at: https://pdfs.semanticscholar.org/3903/d10dfccfe2c3e5be e9603644c9ef2a45b9e7.pdf (accessed 18.11.2020).

2. Avizienis A. Fault-Tolerance: The survival attribute of digital system. *Proc. of the IEEE*, 1978, vol. 66, no. 10, pp. 1109-1125.

3. Siewiorek, Daniel P., Swarz, Robert S. *Reliable computer systems: design and evaluation*. Published by Digital Press, 1992. 908 p. eBook ISBN: 9781483297439.

4. Wali, I., Virazel, A., Bosio, A. et.al. A Hybrid Fault-Tolerant Architecture for Highly Reliable Processing Cores. *Journal of Electronic Testing: Theory and Applications (JETTA)*, 2016, no. 32, pp. 147-161. DOI: 10.1007/s10836-016-5578-0.

5. Kharchenko, V., Siora, O., Sklyar, V. Design and testing technique of FPGA-based critical systems. 2009 10th International Conference - The Experience of Designing and Application of CAD Systems in Microelectronics. Available at: https://ieeexplore.ieee. org/document/4839839 (accessed 28.12.2020).

6. Yu, Fa-Xin., Liu, Jia-Rui., Huang, Zheng-Liang., Luo, Hao., Lu, Zhe-Ming. Overview of Radiation Hardening Techniques for IC Design. Available at: https://scialert.net/fulltext/?doi=itj.2010.1068.1080. (accessed 10.11.2020). 7. Redant Steven, Liégeon Emmanuel. *Radiation Hardening By Design. Low Power, Radiation Tolerant Microelectronics Design Techniques.* Available at: http://microelectronics.esa.int/mpd2004/DARE-ESA-MPD2004.pdf. (accessed 15.11.2020).

8. *Radiation-hardened space electronics enter the multi-core era*. Available at: https://www. militaryaerospace.com/articles/print/volume-28/issue-6/technology-focus/radiation-hardened-space-electronics-enter-the-multi-core-era.html. (accessed 16.11.2020).

9. Error Detection Or Correction Of The Data By Redundancy In Hardware (epo) Patents (Class 714/E11.054). Available at: https://patents.justia. com/patents-by-us-classification/714/E11.054. (accessed 07.12.2020).

10. El-Maleh, Aiman H., Al-Yamani, Ahmad., Al-Hashimi, Bashir M. *Transistor-Level Defect Tolerant Digital System Design at the Nanoscale*. Available at: http://citeseerx.ist.psu.edu/viewdoc/download?doi=10.1. 1.474.3844&rep=rep1&type=pdf. (accessed 05.12.2020).

11. Tyurin, S. F. Retention of functional completeness of Boolean functions under "failures" of the arguments. *Automation and Remote Control*, 1999, vol. 60, iss. 9, part 2, pp. 1360-1367.

12. Tyurin, S. A Quad CMOS gates checking method. *International Journal of Computing*, 2019, vol. 18, iss. 3, pp. 258-264.

13. FPGA Architecture White Paper – Altera. Available at: https://www.altera.com/en\_US/ pdfs/literature/wp/wp-01003.pdf. (accessed 30.11.2020).

14. *SoC FPGAs.* Available at: https://www.intel. com/content/www/us/en/products/programmable/soc.ht ml. (accessed 17.11.2020).

15. *System in Package*. Available at: https://amkor.com/technology/system-in-package/. (accessed 18.11.2020).

16. *SiP Products.* Available at: https://www.altera.com/products/sip/overview.html. (accessed 11.12.2020).

17. Logic Array Blocks and Adaptive Logic Modules in Stratix III Devices. Available at: https://www.altera.com.cn/content/dam/alterawww/glob al/zh\_CN/pdfs/literature/hb/stx3/stx3\_siii51002.pdf. (accessed 08.12.2020).

18. Kenny, Ryan., Watt, Jeff. *The Breakthrough Advantage for FPGAs with Tri-Gate Technology*. Available at: https://www.altera.com/en\_US/pdfs/ literature/wp/wp-01201-fpga-tri-gate-technology.pdf. (accessed 12.11.2020).

19. Understanding How the New IntelHyperFlex FPGA Architecture Enables Next Generation High-Performance Systems. Available at: https://www.altera.com/products/fpga/stratixseries/stratix10/features.html#hyperflexarchitecture. (accessed 24.11.2020).

20. Carl Carmichael. Triple Module Redundancy Design Techniques for Virtex FPGAs. Available at: https://www.xilinx.com/support/documentation/applicat ion\_notes/xapp197.pdf. (accessed 7.12.2020).

21. Sklyar, V. Safety-critical Certification of FPGA-based Platform against Requirements of U.S. Nuclear Regulatory Commission (NRC): Industrial Case Study. Available at: http://ceur-ws.org/Vol-1614/paper 32.pdf (accessed 7.12.2020).

22. Perepelitsyn, A., Illiashenko, O., Duzhyi, V., Kharchenko, V. Application of the FPGA Technology for the Development of Multi-Version Safety-Critical NPP Instrumentation and Control Systems. Available at: https://nuclear-journal.com/index.php/journal/

article/view/278 (accessed 7.12.2020).

23. 1.6M Used Gates 0.35 μm CMOS Sea of Gates/ Embedded Array. Available at: http://pdf.eepw.com.cn/ 0/b2441f20b59d9a675bafe5db4cdceef5.pdf. (accessed 29.12.2020).

24. Drozd, A. V., Drozd, M., Kuznietsov, M. Use of Natural LUT Redundancy to Improve Trustworthiness of FPGA Design. *CEUR Workshop Proceedings*, 2016, vol. 1614, pp. 322-331.

25. Mehta, Nikil. An ultra-low-energy, variationtolerant FPGA architecture using component-specific mapping. Dissertation (Ph.D.), California Institute of Technology. Available at: https://feeds.library. caltech.edu/people/Mehta-Nikil/. (accessed 27.11.2020).

26.Mead, Carver A., Conway, Lynn A. *Introduction* to VLSI Systems. Available at: http://ai.eecs.umich.edu/people/conway/VLSI/VLSITex t/PP-V2/V2.pdf. (accessed 20.11.2020).

27. Weibull, W. *A statistical distribution function of wide applicability*. Available at: https://pdfs.emanticscholar.org/88c3/7770028e7ed6118 0a34d6a837a9a4db3b264.pdf. (accessed 18.11.2020).

Поступила в редакцию 30.12.2020, рассмотрена на редколлегии 15.01.2021

## ГИПЕРИЗБЫТОЧНОСТЬ ДЛЯ СВЕРХНАДЕЖНЫХ ПЛИС С. Ф. Тюрин

Предметом исследования, представленного в статье, являются гиперизбыточные элементы и устройства ПЛИС, которые могут быть использованы в высоконадежных цифровых системах (ВНЦС). Целью данной работы является разработка гипернадёжных логических элементов, элементов памяти, буферных элементов для ВНЦС на основе ПЛИС, их моделирование и оценка надежности. Задача: разработать отказоустойчивые логические элементы LUT на одну, две и три переменные. Разработать отказоустойчивую статическую оперативную память, Д-триггер и буферный элемент. Выполнить симуляцию в NI Multisim для подтверждения работоспособности и оценки сложности и потребляемой мощности. Вывести формулы для оценки надёжности разработанных элементов и устройств и построить графики сравнения с известными методами троирования. Используемые методы: введение избыточности на уровне транзисторов, методы моделирования в Multisim, математические оценки количества транзисторов, расчеты надежности. Были получены следующие результаты: при резервировании логики на транзисторном уровне и использовании последовательно-параллельных цепей необходимо минимум учетверение количества транзисторов. Разработаны пассивно-отказоустойчивые элементы и устройства, парирующие один, два и три отказа (сбоя) транзисторов. Выполнена оценка их эффективности, показывающая их предпочтительность перед мажоритарным резервированием. Выводы. Научная новизна полученных результатов заключается в следующем: проведены синтез и анализ пассивно-отказоустойчивых схем с «океаном» избыточности, обеспечивающем сохранение логической функции при заданном количестве отказов (от одного до трех). Затраты больше, чем на поддержание функциональной полноты в методе, ранее предложенном автором, но они того стоят. Несмотря на значительно большую избыточность по сравнению с мажоритарной избыточностью, энергопотребление оказалось ниже при незначительном увеличении задержки. Предложенные гиперотказоустойчивые ПЛИС целесообразно использовать в системах критического применения при невозможности технического обслуживания. В дальнейшем целесообразно рассмотреть вопрос резервирования на транзисторном уровне с использованием мостиковых цепей.

Ключевые слова: LUT; пассивно-отказоустойчивые системы; надёжность; избыточность.

### ГІПЕРНАДЛИШКОВІСТЬ ДЛЯ НАДНАДІЙНИХ ПЛІС

#### С. Ф. Тюрін

**Предметом** дослідження, представленого в статті, є гіпернадлишкові елементи і пристрої ПЛІС, які можуть бути використані в високонадійних цифрових системах (ВНЦС). **Метою** даної роботи є розробка гіпернадлишкових логічних елементів, елементів пам'яті, буферних елементів для ВНЦС на основі ПЛІС, їх

132

моделювання і оцінка надійності. Задача: розробити відмовостійкі логічні елементи LUT на одну, дві і три змінні. Розробити відмовостійку статичну оперативну пам'ять, Д-тригер і буферний елемент. Виконати симуляцію в NI Multisim для підтвердження працездатності та оцінки складності і споживаної потужності. Вивести формули для оцінки надійності розроблених елементів і пристроїв та побудувати графіки порівняння з відомими методами троірованія. Використовувані методи: введення надмірності на рівні транзисторів, методи моделювання в Multisim, математичні оцінки кількості транзисторів, розрахунки надійності. Були отримані наступні результати: при резервуванні логіки на транзисторному рівні і використанні послідовнопаралельних ланцюгів необхідно мінімум почетверення кількості транзисторів. Розроблено пасивновідмовостійкі елементи і пристрої, що відображають один, два і три відмови (збою) транзисторів. Виконано оцінку їх ефективності, яка показує їх перевагу перед мажоритарним резервуванням. Висновки. Наукова новизна отриманих результатів полягає в наступному: проведено синтез і аналіз пасивно-відмовостійких схем з «океаном» надмірності, що забезпечує збереження логічної функції при заданій кількості відмов (від одного до трьох). Витрати більше, ніж на підтримку функціональної повноти в методі, раніше запропонованому автором, але вони того варті. Незважаючи на значно більшу надмірність в порівнянні з мажоритарною надмірністю, енергоспоживання виявилося нижче при незначному збільшенні затримки. Запропоновані гіпервідмовостійкі ПЛІС доцільно використовувати в системах критичного застосування прі неможливості технічного обслуговування. Надалі доцільно розглянути питання резервування на транзисторному рівні з використанням мостікових ланцюгів.

Ключові слова: LUT; пасивно-відмовостійкі системи; надійність; надмірність.

**Тюрін Сергій Феофентовіч** - Заслужений винахідник Російської Федерації, доктор технічних наук, професор кафедри автоматики і телемеханіки, електротехнічний факультет, Пермський державний технічний університет, Перм, Росія; професор кафедри математичного забезпечення обчислювальних систем Пермського державного національного дослідницького університету, механіко-математичний факультет, Пермь, Росія.

**Sergey Tyurin** – Honored Inventor of the Russian Federation, Doctor of Technical Sciences, Professor at the Department of Automation and Telemechanics, Electrical Engineering Faculty; Perm National Research Polytechnic University, Perm, Russian Federation;

Perm State University; Department of Software Computing Systems, Faculty of Mechanics and Mathematics, Perm, Russian Federation,

e-mail: tyurinsergfeo@yandex.ru, ORCID: 0000-0002-5707-5404, Scopus Author ID: 6603805561.